# Preliminary PT4306 Compact 433.92 MHz OOK/ASK Receiver # **DESCRIPTION** The PT4306 is a compact, fully integrated OOK/ASK receiver for 433.92 MHz frequency band. It requires few external components. The PT4306 consists of a low-noise amplifier (LNA), image-rejection mixer (IRM), built-in channel-select filter (CSF), OOK/ASK demodulator, data filter, and data slicing comparator. The local oscillator (LO) sub-system incorporates a monolithic VCO, ÷32 feedback divider, loop filter and fast start-up reference oscillator to form a complete phase-locked loop-based frequency synthesizer for single channel applications. The PT4306 is available in an 8-pin SOP package and is specified over the temperature range from -40 to +85 °C. ### APPLICATIONS - Automotive Remote Keyless Entry (RKE) - Remote control - · Garage door and gate openers - Suitable for applications that must adhere to either the European ETSI-300-220 or the North American FCC (Part 15) regulatory standards ### **FEATURES** - Normal operating of 4.6 mA at 433.92 MHz - · Requires few external components - Achieves sensitivity of –112 dBm (peak ASK signal level) - Supply voltage range: 2.4 to 5.5 V - Supports data rates up to 10 Kb/s - Wide input dynamic range with automatic gain control handling - · Image-rejection ratio of 25 dB ### **BLOCK DIAGRAM** # **433.92 MHZ APPLICATION EXAMPLE** # **EVALUATION BOARD SCHEMATIC** ### **BILL OF MATERIALS** | Part | Value | Unit | Description | |-------|-----------|------|--------------------------------------------------------------------------------| | L1 | 39 n | Н | Antenna input matching, coil inductor | | L2 | 56 n | Н | Antenna ESD protection, coil inductor (optional) | | C1 | 1.5 p | F | Antenna input matching | | C2/C3 | 100 n | F | Power supply de-coupling capacitor | | C4 | 47 n | F | C <sub>TH</sub> , affects coding type and start-up time | | C5 | 10 p | F | Dependent upon crystal oscillator vendor; for frequency fine-tuning (optional) | | R1 | 10 | Ω | Power supply de-coupling resistor (optional) | | R2 | 1.2 M | Ω | For reducing data output noise (optional) | | X1 | 13.598 | MHz | Crystal with $C_{Load} = 10 pF$ , for reference oscillator | | U1 | PT4306 IC | U1 | Receiver chip | #### Notes: - L1 and C1 are the components for input matching network. They may need to be adjusted for different PCB layout and antenna requirements. - 2. The value of C4 depends upon the data rate and coding pattern. - 3. The optional components may be used depending upon specific application requirements. # **ORDER INFORMATION** | Valid Part Number | Package Type | Top Code | |-------------------|----------------------|----------| | PT4306-S | 8 Pins, SOP, 150 mil | PT4306-S | # **PIN CONFIGURATION** # **PIN DESCRIPTION** | Pin No. | Pin Name | I/O | Description | |---------|----------|-----|------------------------------------------------------| | 1 | VSS | G | Ground | | 2 | ANT | I | RF input connected to antenna via a matching network | | 3 | VREG | Р | Regulated core voltage | | 4 | VDD5 | Р | 5 V regulator input | | 5 | EN | I | Chip enable (tie HIGH to enable the chip) | | 6 | DO | 0 | Data output | | 7 | CTH | I/O | Connection for data slicing threshold capacitor | | 8 | XIN | I | Reference oscillator input | ### **FUNCTION DESCRIPTION** #### POWER SUPPLY The PT4306 provides an internal voltage regulator (pin 3) to supply the core blocks, and it has to be connected with a bypassing capacitor, placed as close as possible. The VDD5 pin (pin 4) should connect to the external supply voltage and should incorporate series-R, shunt-C filtering. The PT4306 chip can operate in the supply voltage range from 2.4 V to 5.5 V. #### RF FRONT-END The RF front-end of the receiver employs a super-heterodyne configuration that down-converts the input radio frequency (RF) signal to an intermediate frequency (IF) signal. According to the block diagram, the RF front-end consists of an LNA and an image rejection down-conversion mixer, and the in-phase (I) and quadrature (Q) local oscillator (LO) signals for the mixer are generated from the PLL frequency synthesizer. A special feature of the PT4306 is its integrated double-balanced image-rejection mixer (IRM), which eliminates the need for a costly front-end SAW filter for many applications. The advantages of not using a SAW filter include simplified antenna matching, less board space, and lower BOM cost. The mixer cell consists of a pair of double-balanced mixers that perform an I-Q down-conversion of the RF input to the IF band with high-side injection (i.e. $f_{RF} = f_{LO} - f_{IF}$ ). The image-rejection circuit then combines these signals to achieve an image-rejection ratio typically over 25 dB. High-side injection is mandatory (e.g. low-side injection may not be selected) due to the nature of the on-chip image rejection implementation. The IF output of IRM is connected to a buffer amplifier to drive the succeeding IF-band, channel-select filter (CSF). The ANT pin can be matched to 50 Ohm with an L-type circuit. Inductor L1 and capacitor C1 values may be different from table depending on PCB material, PCB thickness, ground configuration, and the length of traces used in the layout. #### ANTENNA PIN ESD PROTECTION The PT4306 IC provides the ESD protection level (Human Body Mode) better than 4 KV at the ANT pin. However, higher ESD protection level may still be required at the system level for some applications. Achieving an enhanced ESD protection level may need to rely on the external components. Changing L1 from SMD type to coil type could enhance ESD protection level up to 1 KV, and adding a shunt coil inductor L2 of 56 nH (can either use an etched inductor on PCB) in front of C1 may help to further improve ESD protection. #### REFERENCE OSCILLATOR All timing and tuning operations on the PT4306 are derived from the internal one-pin Colpitts reference oscillator. When a crystal is used, the minimum oscillation voltage swing is 300 mV<sub>PP</sub>. As with any super-heterodyne receiver, the mixing product between the internal LO (local oscillator) frequency, $f_{LO}$ , and the incoming transmit frequency, $f_{TX}$ , must ideally equal the IF center frequency, $f_{F}$ . The following equations may be used to compute the appropriate $f_{LO}$ for a given $f_{TX}$ : $f_{LO} = f_{TX} \times (352 / 351)$ for 433.92 MHz band. Hence, $f_{IF} = f_{TX} \div 351$ . Using the above equations, frequencies $f_{TX}$ and $f_{LO}$ are computed in MHz. High-side LO injection results in an image frequency above the frequency of interest. For a given value of $f_{LO}$ , the equation below may be used to compute the reference oscillator frequency, $f_{REFOSC}$ : $f_{RFFOSC} = f_{LO} \div 32$ . So that the $f_{REFOSC}$ is 13.598 MHz for the PT4306 chip (high-side LO mixing). ### PHASE-LOCKED LOOP (PLL) The PT4306 utilizes an integer-N PLL to generate the receiver LO. The PLL consists of a voltage-controlled oscillator (VCO), reference crystal oscillator, asynchronous $\div$ 32 fixed-modulus divider, charge pump, loop filter and phase-frequency detector (PFD). All components are integrated on-chip. The PFD compares two signals and produces an error signal that is proportional to the difference between the input signal phases. The error signal passes through a loop filter that provides a loop bandwidth of approximately 200 KHz, and is used to control the VCO. The VCO output frequency is fed back through the fixed-modulus frequency divider to one input of the PFD. The other input to the PFD comes directly from the reference crystal oscillator. Thus, the VCO output frequency, which is used as the LO frequency, is phase-locked to the reference frequency and $f_{RFFOSC} = (f_{TX} + f_{IF}) \div 32 = f_{IO} \div 32$ . The block diagram below illustrates the basic elements of the PLL. #### CHANNEL-SELECT FILTER PT4306 embeds a channel-select filter (CSF) with a bandwidth of approximately 380 KHz. The CSF utilizes a sixth-order active filter for the low-IF architecture. An automatic frequency tuning circuit is also included on-chip and its absolute reference clock is derived from the reference crystal oscillator. The automatic frequency tuning circuit centers the pass-band of the CSF at the IF frequency ( $f_F$ ). #### ASK DEMODULATOR The OOK/ASK demodulation is done by comparing the received signal strength indicator (RSSI) signal level. The RSSI signal is decimated and filtered in the data filter and the data decision is then completed by the slicing comparator. The RSSI is implemented as a successive compression log amplifier following by the internal CSF. The log amplifier achieves ±3 dB log linearity; the RSSI output level has the dynamic range of around 60 dB without turning on the automatic gain control (AGC) circuitry and of over 85 dB when the AGC circuitry is turned-on. The RSSI slope is approximately 11 mV /dB. #### DATA FILTER The data filter (post-demodulator filter) is utilized to remove additional unwanted spurious signals after the OOK/ASK demodulator. The data filter is implemented as a 2<sup>nd</sup>-order low-pass Sallen-Key filter. The data filter bandwidth (BW<sub>DF</sub>) has be fixed to 5 KHz. According to the application requirement, the shortest pulse-width of the data pattern should be set according to the following equation $BW_{DF} = 0.65$ / Shortest pulse-width #### DATA SLICER The purpose of the data slicer is to take the analog output of the data filter and convert it to a digital signal. Extraction of the DC value of the demodulated signal for purposes of logic-level data slicing is accomplished using the external threshold capacitor $C_{TH}$ and the on-chip resistor $R_{TH}$ , shown in the block diagram. Slicing level time constant values vary somewhat with decoder type, data pattern, and data rate, but typical values range from 2 ms to 20 ms. Optimization of the value of $C_{TH}$ is required to maximize range. The first step in the process is selection of a data-slicing-level time constant. This selection is strongly dependent on system issues including system decode response time and data code structure. The effective resistance of $R_{TH}$ is 32.5 K $\Omega$ and a $\tau$ of 3x the period of longest "LOW" or "HIGH" bit stream is recommended. Assuming that a slicing level time constant $\tau$ has been established, capacitor $C_{TH}$ may be computed using equation $C_{TH} = \tau / R_{TH}$ A standard ±20 % X7R ceramic capacitor is generally sufficient. ### DATA SQUELCHING During quiet periods (no signal), the data output (DO pin) varies randomly with noise. Most decoders can discriminate between this random noise and actual data, but for some systems, the random toggling does present a problem. There are two possible approaches to reduce this output noise: - 1. Implement analog squelch by raising the demodulator threshold. - 2. Add an output filter in order to filter the (high frequency) noise glitches on the data output pin. The simplest solution is add analog squelch by introducing a small offset, or squelch voltage, on the CTH pin so that noise does not trigger the internal slicer. Usually 20 mV to 30 mV is sufficient and may be achieved by connecting a several mega-Ohm resistor from the CTH pin to the internal supply voltage. The squelch-offset requirement does not change as the local noise strength changes from installation to installation. Introducing squelch will reduce both sensitivity and the receiving dynamic range. Only an amount of offset sufficient to quiet the output should be introduced. Typical squelch resistor is around 1.2 M $\Omega$ . The circuit drawn below shows an application example of analog squelch, where R4 is the squelch resistor. The demodulated data then enters into a quasi-mute state as the RF input signal becomes very small (when there is no RF signal received or the RF signal is too small) and the DO output remains mostly at a logic "LOW" level. If the environment is very noisy, the value of R4 may be reduced to achieve better immunity against noise, but at the cost of loss of sensitivity. #### SENSITIVITY AND SELECTIVITY In digital radio systems, sensitivity is often defined as the lowest signal level at the receiver input that will achieve a specified bit error ratio (BER) at the output. The sensitivity of the PT4306 receiver is typically –112 dBm (ASK modulated with 2 Kb/s, 50% duty cycle square wave) to achieve a 0.1% BER (with input was matched to a 50 $\Omega$ signal source). The selectivity is governed by the response of the receiver front-end circuitry, the CSF (on-chip active IF filter), and the data filter. Note that the CSF provides not only channel selectivity, but also the interference rejection. Within the pass band of the receiver, no rejection for interfering signals is provided. #### POWER-DOWN CONTROL The chip enable (EN) pin controls the power on/off behavior of the PT4306. Connecting EN to "HIGH" sets the PT4306 to its normal operation mode; connecting EN to "LOW" sets the PT4306 to standby mode. The chip consumption current will be lower than 1 $\mu$ A in standby mode. Once enabled, the PT4306 relies on an internal fast start-up circuit to achieve a start-up time < 4 ms to recover received data at 3-dB above the minimum received RF input level. The following figure exhibits the system start-up time in the conditions of Temp=27°C, $f_{RF}$ = 433.92 MHz, $P_{RF}$ = –109 dBm, $C_{TH}$ = 47 nF and $D_{RATE}$ = 2 Kb/s. The EN pin is triggered every 500 mS. #### ANTENNA DESIGN For a $\lambda/4$ dipole antenna and operating frequency, f (in MHz), the required antenna length, L (in cm), may be calculated by using the formula $$L = \frac{7132}{f}$$ For example, if the frequency is 433.92 MHz, then the length of a $\lambda$ /4 antenna is 16.4 cm. If the calculated antenna length is too long for the application, then it may be reduced to $\lambda$ /8, $\lambda$ /16, etc. without degrading the input return loss. However, the RF input matching circuit may need to be re-optimized. Note that in general, the shorter the antenna, the worse the receiver sensitivity and the shorter the detection distance. Usually, when designing a $\lambda$ /4 dipole antenna, it is better to use a single conductive wire (diameter about 0.8 mm to 1.6 mm) rather than a multiple core wire. If the antenna is printed on the PCB, ensure there is neither any component nor ground plane underneath the antenna on the backside of PCB. For an FR4 PCB ( $\varepsilon_r = 4.7$ ) and a strip-width of 30 mil, the length of the antenna, L (in cm), is calculated by $$L = \frac{c}{4 \times f \times \sqrt{\varepsilon_r}}$$ where " $c$ " is the speed of light (3 x10<sup>10</sup> cm/s). #### PCB LAYOUT CONSIDERATION Proper PCB layout is extremely critical in achieving good RF performance. At the very least, using a two-layer PCB is strongly recommended, so that one layer may incorporate a continuous ground plane. A large number of via holes should connect the ground plane areas between the top and bottom layers. Note that if the PCB design incorporates a printed loop antenna, there should be no ground plane beneath the antenna. Careful consideration must also be paid to the supply power and ground at the board level. The larger ground area plane should be placed as close as possible to all the VSS pins. To reduce supply bus noise coupling, the power supply trace should be incorporate series-R, shunt-C filtering as shown below. # **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Min. | Max. | Unit | |-----------------------------|------------------|-----------------|------|------| | Supply Voltage Range | $V_{DD5}$ | -0.3 | 6 | V | | Analog I/O Voltage | _ | -0.3 | 3 | V | | Digital I/O Voltage | _ | -0.3 | 6 | V | | Operating Temperature Range | T <sub>A</sub> | <del>-4</del> 0 | +85 | °C | | Storage Temperature Range | T <sub>STG</sub> | <b>–40</b> | +150 | °C | # **PACKAGE THERMAL CHARACTERISTIC** | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |--------------------------------------------------------------|--------|------------------------|------|-------|------|------| | From Chip Conjunction Dissipation to<br>External Environment | Rja | T - 27 °C | ı | 37.15 | ı | °CAM | | From Chip Conjunction Dissipation to<br>Package Surface | Rjc | T <sub>A</sub> = 27 °C | - | 1 | 1.8 | °C/W | PRE1.0 10 January 2015 # **ELECTRICAL CHARACTERISTICS** Nominal conditions: $V_{DD5} = 5.0 \text{ V}$ , $V_{SS} = 0 \text{ V}$ , $f_{RF} = 433.92 \text{ MHz}$ , CE = HIGH, $T_A = +27^{\circ}\text{C}$ . | Nominal conditions: V <sub>DD5</sub> = 5.0 V, Parameter | Symbol | Conditions | Min. | Тур. | Max. | Unit | |----------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------|------------------------|--------------|------------------------|-------| | General Characteristics | - Cylinder | | | . 76. | muzu | | | Supply Voltage | $V_{DD5}$ | Supply voltage applied to VDD5 pin only | 2.4 | 5.0 | 5.5 | ٧ | | Current Consumption | I <sub>DD5</sub> | | 4.2 | 4.6 | 5.0 | mA | | Standby Current | I <sub>STBY</sub> | CE = LOW | _ | - | 1 | μА | | Operating Frequency Range | <b>f</b> <sub>RF</sub> | | 410 | - | 450 | MHz | | Maximum Receiver Input Level | $P_{RF,MAX}$ | | -20 | <b>–15</b> | _ | dBm | | Sensitivity <sup>1</sup> | S <sub>N</sub> | ASK <sup>2</sup> , D <sub>RATE</sub> = 2 Kb/s,<br>Peak power level<br>OOK, D <sub>RATE</sub> = 2 Kb/s, | _ | -112<br>-106 | -109<br>-103 | dBm | | | | Peak power level | | | | | | Data Rate | D <sub>RATE</sub> | | _ | 2 | 10 | Kb/s | | System Start-Up Time | T <sub>STUP</sub> | | 2 | 4 | 6 | ms | | RF Front-End | | I | | | I | | | Image Rejection Ratio | IRR | | 20 | 25 | _ | dB | | LO Leakage | $L_{LO}$ | Measured at antenna input | _ | _ | -80 | dBm | | IF Section | | | | | 1 | | | IF Center Frequency | f <sub>IF</sub> | | _ | 1.236 | _ | MHz | | IF Bandwidth | BW <sub>IF</sub> | | _ | 380 | _ | KHz | | RSSI Slope | SL <sub>RSSI</sub> | | 9 | 10.5 | 12 | mV/dB | | Receive Modulation Duty Cycle | DUTY | | 20 | _ | 80 | % | | Demodulator | | | | | | | | Post-Demodulator Filter<br>Bandwidth | BW <sub>DF</sub> | | _ | 5.0 | _ | KHz | | CTH Leakage Current | I <sub>ZCTH</sub> | T <sub>A</sub> = +85 °C | _ | ±100 | _ | nΑ | | Phase-Locked Loop | | | | | | | | Reference Frequency | f <sub>REFOSC</sub> | | _ | 13.598 | _ | MHz | | Reference Signal Voltage Swing <sup>3</sup> | $V_{REF}$ | Peak-to-peak voltage (V <sub>PP</sub> ) | 0.3 | _ | 2 | V | | VCO Frequency Range | f <sub>VCO</sub> | | 350 | - | 500 | MHz | | Divider Ratio | DIV | | _ | 32 | _ | | | Digital/Control Interface | | | | | | | | Input-High Voltage | $V_{H}$ | For CE pin | 0.8 × V <sub>DD5</sub> | _ | _ | V | | Input-Low Voltage | $V_{IL}$ | For AGCDIS, CE, FDIV, SELA and SELB pins | _ | | 0.2 × V <sub>DD5</sub> | ٧ | | Output Current | I <sub>OUT</sub> | Source current at 0.8 × V <sub>DD5</sub><br>Sink current at 0.2 × V <sub>DD5</sub> | _ | 480<br>600 | _<br>_ | μА | | Output-High Voltage | V <sub>OH</sub> | DO pin, I <sub>OUT</sub> = –1 μA | 0.9 × V <sub>DD5</sub> | _ | _ | V | | Output-Low Voltage | V <sub>OL</sub> | DO pin, I <sub>OUT</sub> = +1 μA | _ | _ | 0.1 × V <sub>DD5</sub> | V | | Output Rise/Fall Times | t <sub>R</sub> /t <sub>F</sub> | DO pin, C <sub>LOAD</sub> = 15 pF | _ | 2 | _ | μS | #### Notes: - 1. Packet Error Rate (PER) < 1e-2 with one byte packet of A5<sub>hex</sub>. - 2. AM 99% with square-wave modulation - 3. Depends on the ESR of crystal # **EVALUATION BOARD LAYOUT** PCB area is 16 mm x 14.75 mm with HC-49US crystal <Top Side> <Bottom Side> # **PACKAGE INFORMATION** # 8 Pins, SOP, 150MIL | 1 1 | $\Box$ | |------------------|--------------| | A A2 | $\mathbb{H}$ | | A1- <sup>3</sup> | | | Symbol | Min. | Nom. | Max. | | | |--------|-----------|------|------|--|--| | Α | 1.35 | 1.60 | 1.77 | | | | A1 | 0.08 | 0.15 | 0.28 | | | | A2 | 1.20 | 1.40 | 1.65 | | | | b | 0.33 | - | 0.51 | | | | С | 0.170 | - | 0.26 | | | | e | 1.27 BSC. | | | | | | D | 4.70 | 4.90 | 5.10 | | | | E | 5.80 | 6.00 | 6.20 | | | | E1 | 3.70 | 3.90 | 4.10 | | | | L | 0.38 | 0.60 | 1.27 | | | | θ | 0° | - | 8° | | | #### Notes - 1. Refer to JEDEC MS-012 AA - 2. Unit: mm #### IMPORTANT NOTICE Princeton Technology Corporation (PTC) reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and to discontinue any product without notice at any time. PTC cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a PTC product. No circuit patent licenses are implied. Princeton Technology Corp. 2F, 233-1, Baociao Road, Sindian Dist., New Taipei City 23145, Taiwan Tel: 886-2-66296288 Fax: 886-2-29174598 http://www.princeton.com.tw