









# CD4027B CMOS Dual J-K Flip Flop

### 1 Features

- Set-reset capability
- Static flip-flop operation retains state indefinitely with clock level either high or low
- Medium speed operation 16 MHz (typical) clock toggle rate at 10 V
- Standardized symmetrical output characteristics
- 100% tested for guiescent current at 20 V
- Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Noise margin (over full package-temperature • range):
  - 1 V at V<sub>DD</sub> = 5 V
  - 2 V at V<sub>DD</sub> = 10 V
  - 2.5 V at V<sub>DD</sub> = 15 V
- 5 V, 10 V, and 15 V parametric ratings
- Meets all requirements of JEDEC tentative standard No. 138, standard specifications for description of 'B' series CMOS devices

### 2 Applications

Registers, counters, control circuits

### **3 Description**

CD4027B is a single monolithic chip integrated circuit containing two identical complementary-symmetry J-K flip flops. Each flip-flop has provisions for individual J, K, Set, Reset, and Clock input signals. Buffered Q and  $\overline{Q}$  signals are provided as outputs. This inputoutput arrangement provides for compatibile operation with the RCA-CD4013B dual D-type flip-flop.

The CD4027B is useful in performing control, register, and toggle functions. Logic levels present at the J and K inputs along with internal self-steering control the state of each flip-flop; changes in the flip-flop state are synchronous with the postitive-going transition of the clock pulse. Set and reset functions are independent of the clock and are initiated when a high level signal is present at either the Set or Reset input.

The CD4027B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffice), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).



#### Figure 3-1. Logic Diagram





### **Table of Contents**

| 1 Features1                             | 8 Detailed Description                                |
|-----------------------------------------|-------------------------------------------------------|
| 2 Applications1                         | 8.1 Functional Block Diagram9                         |
| 3 Description1                          | 8.2 Device Functional Modes <sup>(1)</sup>            |
| 4 Revision History                      | 9 Device and Documentation Support10                  |
| 5 Pin Configuration and Functions       | 9.1 Receiving Notification of Documentation Updates10 |
| 6 Specifications                        | 9.2 Support Resources10                               |
| 6.1 Absolute Maximum Ratings4           | 9.3 Trademarks10                                      |
| 6.2 Recommended Operating Conditions4   | 9.4 Electrostatic Discharge Caution10                 |
| 6.3 Static Electrical Characteristics5  | 9.5 Glossary10                                        |
| 6.4 Dynamic Electrical Characteristics5 | 10 Mechanical, Packaging, and Orderable               |
| 6.5 Typical Characteristics7            | Information10                                         |
| 7 Parameter Measurement Information8    |                                                       |

### **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision C (October 2003) to Revision D (July 2021)                                | Page |
|----|------------------------------------------------------------------------------------------------|------|
| •  | Updated the numbering format for tables, figures, and cross-references throughout the document | 1    |



### **5** Pin Configuration and Functions



| Figure | 5-1. | Terminal | Assignment |
|--------|------|----------|------------|
|--------|------|----------|------------|

#### Table 5-1. Pin Functions

| PIN             |     | I/O | DESCRIPTION                     |  |  |  |  |  |
|-----------------|-----|-----|---------------------------------|--|--|--|--|--|
| NAME            | NO. |     | DESCRIPTION                     |  |  |  |  |  |
| CLOCK1          | 13  | I   | Clock input for channel 1       |  |  |  |  |  |
| CLOCK2          | 3   | I   | Clock input for channel 2       |  |  |  |  |  |
| J1              | 10  | I   | J input for channel 1           |  |  |  |  |  |
| J2              | 6   | I   | J input for channel 2           |  |  |  |  |  |
| K1              | 11  | I   | K input for channel 1           |  |  |  |  |  |
| К2              | 5   | I   | K input for channel 2           |  |  |  |  |  |
| Q1              | 15  | 0   | Q output for channel 1          |  |  |  |  |  |
| Q1              | 14  | 0   | Inverted Q output for channel 1 |  |  |  |  |  |
| Q2              | 1   | 0   | Q output for channel 2          |  |  |  |  |  |
| <u>Q2</u>       | 2   | 0   | Inverted Q output for channel 2 |  |  |  |  |  |
| RESET1          | 12  | I   | Reset input for channel 1       |  |  |  |  |  |
| RESET2          | 4   | I   | Reset input for channel 2       |  |  |  |  |  |
| SET1            | 9   | I   | Set input for channel 1         |  |  |  |  |  |
| SET2            | 7   | I   | Set input for channel 2         |  |  |  |  |  |
| V <sub>DD</sub> | 16  | _   | Supply                          |  |  |  |  |  |
| V <sub>SS</sub> | 8   |     | Ground                          |  |  |  |  |  |



### **6** Specifications

#### 6.1 Absolute Maximum Ratings

|                  |                                          |                                                                               | MIN                | MAX                   | UNIT |
|------------------|------------------------------------------|-------------------------------------------------------------------------------|--------------------|-----------------------|------|
| V <sub>DD</sub>  | DC Supply Voltage Range                  | Voltages referenced to V <sub>SS</sub> Terminal                               | -0.5               | 20                    | V    |
| All Inputs       | Input Voltage Range                      |                                                                               | -0.5               | V <sub>DD</sub> + 0.5 | V    |
| Any One<br>Input | DC Input Current                         |                                                                               |                    | ±10                   | mA   |
| р                | Power Dissipation per Package            | For $T_A = -55^{\circ}C$ to + 100°C                                           | 500<br>12mW/°C 200 | mW                    |      |
| P <sub>D</sub>   |                                          | For $T_A = +100^{\circ}$ C to $+125^{\circ}$ C 12mW/°C 200                    | mW                 |                       |      |
|                  | Device Dissipation per Output Transistor | For T <sub>A</sub> = Full package-temperature range (all package types)       |                    | 100                   | mW   |
| T <sub>A</sub>   | Operating- Temperature Range             |                                                                               | -55                | 125                   | °C   |
| T <sub>stg</sub> | Storage temperature                      |                                                                               | -65                | 150                   | °C   |
|                  | Lead Temperatur (During Soldering)       | At distance $1/16 \pm 1/32$ inch<br>(1.59 $\pm$ 0.79mm) from case for 10s max |                    | 265                   | °C   |

#### **6.2 Recommended Operating Conditions**

at  $T_A = 25^{\circ}C$ , except as noted. For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

|                                                        |                                     |                                                        |                        | LIN    | IITS   |      |
|--------------------------------------------------------|-------------------------------------|--------------------------------------------------------|------------------------|--------|--------|------|
|                                                        | CHARACTERISTIC                      |                                                        | V <sub>DD</sub><br>(V) | ALL PA | CKAGES | UNIT |
|                                                        |                                     |                                                        | (•)                    | MIN    | MAX    |      |
|                                                        | Supply-Voltage Range                | For T <sub>A</sub> = Full Package<br>Temperature Range |                        | 3      | 18     | V    |
|                                                        |                                     |                                                        | 5                      | 200    |        |      |
| ts                                                     | Data Setup Time                     |                                                        | 10                     | 75     |        | ns   |
|                                                        |                                     |                                                        | 15                     | 50     |        |      |
|                                                        |                                     |                                                        | 5                      | 140    |        |      |
| t <sub>W</sub>                                         | / Clock Pulse Width                 |                                                        | 10                     | 60     |        | ns   |
|                                                        |                                     |                                                        | 15                     | 40     |        |      |
|                                                        |                                     |                                                        | 5                      |        | 3.5    |      |
| f <sub>CL</sub>                                        | Clock Input Frequency (Toggle Mode) |                                                        | 10                     | dc     | 8      | MHz  |
|                                                        |                                     |                                                        | 15                     |        | 12     |      |
|                                                        |                                     |                                                        | 5                      |        | 45     |      |
| t <sub>r</sub> CL,<br>t <sub>f</sub> CL <sup>(1)</sup> | Clock Rise or Fall Time             |                                                        | 10                     |        | 5      | μs   |
| 1                                                      |                                     |                                                        | 15                     |        | 2      |      |
|                                                        |                                     |                                                        | 5                      | 180    |        |      |
| t <sub>W</sub>                                         | Set or Reset Pulse Width            |                                                        | 10                     | 80     |        | ns   |
|                                                        |                                     |                                                        | 15                     | 50     |        |      |

(1) If more than one unite is cascaded in a parallel clocked operation, t<sub>r</sub>CL should be made less than or equal to the sum of the fixed propagation delay time at 15 pF and the transitiopn time of the output driving stage for the estimated capacitive load.



#### **6.3 Static Electrical Characteristics**

|                                     | TES       |                 | IS              | LI    | LIMITS AT INDICATED TEMPERATURES (°C) |       |       |       |                   |      |      |
|-------------------------------------|-----------|-----------------|-----------------|-------|---------------------------------------|-------|-------|-------|-------------------|------|------|
| CHARACTERISTIC                      | Vo        | V <sub>IN</sub> | V <sub>DD</sub> | -55   | -40                                   | +85   | +125  |       | +25               |      | UNIT |
|                                     | (V)       | (V)             | (V)             | -55   | -40                                   | +00   | 7123  | MIN   | TYP               | MAX  |      |
| Quiescent                           |           | 0, 5            | 5               | 1     | 1                                     | 30    | 30    |       | 0.02              | 1    |      |
| Device                              |           | 0, 10           | 10              | 2     | 2                                     | 60    | 60    |       | 0.02              | 2    |      |
| Current                             |           | 0, 15           | 15              | 4     | 4                                     | 120   | 120   |       | 0.02              | 4    | μa   |
| I <sub>DD</sub> Max.                |           | 0, 20           | 20              | 20    | 20                                    | 600   | 600   |       | 0.04              | 20   | ]    |
| Output Low (Sink)                   | 0.4       | 0, 5            | 5               | 0.64  | 0.61                                  | 0.42  | 0.36  | 0.51  | 1                 |      |      |
| Current                             | 0.5       | 0, 10           | 10              | 1.6   | 1.5                                   | 1.1   | 0.9   | 1.3   | 2.6               |      | mA   |
| I <sub>OL</sub> Min.                | 1.5       | 0, 15           | 15              | 4.2   | 4                                     | 2.8   | 2.4   | 3.4   | 6.8               |      |      |
| Output High                         | 4.6       | 0, 5            | 5               | -0.64 | -0.61                                 | -0.42 | -0.36 | -0.51 | -1                |      |      |
| (Source)                            | 2.5       | 0, 5            | 5               | -2    | -1.8                                  | -1.3  | -1.15 | -1.6  | -3.2              |      | mA   |
| Current                             | 9.5       | 0, 10           | 10              | -1.6  | -1.5                                  | -1.1  | -0.9  | -1.3  | -2.6              |      | mA   |
| I <sub>OH</sub> Min.                | 13.5      | 0, 15           | 15              | -4.2  | -4                                    | -2.8  | -2.4  | -3.4  | -6.8              |      |      |
| Output Voltage                      |           | 0, 5            | 5               |       | 0.                                    | 05    |       |       | 0                 | 0.05 |      |
| Low-Level                           |           | 0, 10           | 10              |       | 0.                                    | 05    |       |       | 0                 | 0.05 | V    |
| V <sub>OL</sub> Max.                |           | 0, 15           | 15              |       | 0.                                    | 05    |       |       | 0                 | 0.05 |      |
| Output Voltage                      |           | 0, 5            | 5               |       | 4.                                    | 95    |       | 4.95  | 5                 |      |      |
| High-Level                          |           | 0, 10           | 10              |       | 9.                                    | 95    |       | 9.95  | 10                |      | V    |
| V <sub>OH</sub> Min.                |           | 0, 15           | 15              |       | 14                                    | .95   |       | 14.95 | 15                |      |      |
| Input Low                           | 0,5, 4.5  |                 | 5               |       | 1                                     | .5    |       |       |                   | 1.5  |      |
| Voltage                             | 1, 9      |                 | 10              |       |                                       | 3     |       |       |                   | 3    | V    |
| V <sub>IL</sub> Max.                | 1.5, 13.5 |                 | 15              |       | 4                                     |       |       |       |                   | 4    |      |
| Input High                          | 0.5, 4.5  |                 | 5               |       | 3                                     | .5    |       | 3.5   |                   |      |      |
| Voltage                             | 1, 9      |                 | 10              |       |                                       | 7     |       | 7     |                   |      | V    |
| V <sub>IH</sub> Min.                | 1.5, 13.5 |                 | 15              |       | 1                                     | 1     |       | 11    |                   |      | 1    |
| Input Current, V <sub>IH</sub> Max. |           | 0, 18           | 18              | ±0.1  | ±0.1                                  | ±1    | ±1    |       | ±10 <sup>-5</sup> | ±0.1 | μA   |

### 6.4 Dynamic Electrical Characteristics

at  $T_A$  = 25°C; Input t<sub>r</sub>, t<sub>f</sub> = 20 ns, C<sub>L</sub> = 50 pF, R<sub>L</sub> = 200 kΩ

|                                                                                         | N N                    |     | LIMITS       |     |    |  |  |  |
|-----------------------------------------------------------------------------------------|------------------------|-----|--------------|-----|----|--|--|--|
| CHARACTERISTIC                                                                          | V <sub>DD</sub><br>(V) | A   | ALL PACKAGES |     |    |  |  |  |
|                                                                                         |                        | MIN | TYP          | MAX |    |  |  |  |
| Propagation Delay Time                                                                  | 5                      |     | 150          | 300 |    |  |  |  |
| Clock to Q or $\overline{Q}$ Outputs                                                    | 10                     |     | 65           | 130 | ns |  |  |  |
| t <sub>PHL</sub> , t <sub>PLH</sub>                                                     | 15                     |     | 45           | 90  |    |  |  |  |
|                                                                                         | 5                      |     | 150          | 300 |    |  |  |  |
| Set to Q or Reset to $\overline{Q}$ , t <sub>PLH</sub>                                  | 10                     |     | 65           | 130 | ns |  |  |  |
|                                                                                         | 15                     |     | 45           | 90  | 1  |  |  |  |
|                                                                                         | 5                      |     | 200          | 400 |    |  |  |  |
| Set to $\overline{Q}$ or Reset to Q, $t_{PHL}$                                          | 10                     |     | 85           | 170 | ns |  |  |  |
|                                                                                         | 15                     |     | 60           | 120 |    |  |  |  |
|                                                                                         | 5                      |     | 100          | 200 |    |  |  |  |
| $\begin{array}{l} \text{Transition Time} \\ t_{\text{THL}}, t_{\text{TLH}} \end{array}$ | 10                     |     | 50           | 100 | ns |  |  |  |
| 'IHL' 'ILH                                                                              | 15                     |     | 40           | 80  | 1  |  |  |  |



### 6.4 Dynamic Electrical Characteristics (continued)

at T<sub>A</sub> = 25°C; Input t<sub>r</sub>, t<sub>f</sub> = 20 ns, C<sub>L</sub> = 50 pF, R<sub>L</sub> = 200 k $\Omega$ 

|                                                  |                        |     | LIMITS       |     |     |  |  |  |
|--------------------------------------------------|------------------------|-----|--------------|-----|-----|--|--|--|
| CHARACTERISTIC                                   | V <sub>DD</sub><br>(V) | Δ   | ALL PACKAGES |     |     |  |  |  |
|                                                  |                        | MIN | TYP          | MAX |     |  |  |  |
| Maximum Clock Input                              | 5                      | 3.5 | 7            |     |     |  |  |  |
| Frequency (Toggle Mode) <sup>(1)</sup>           | 10                     | 8   | 16           |     | MHz |  |  |  |
| f <sub>CL</sub>                                  | 15                     | 12  | 24           |     | -   |  |  |  |
|                                                  | 5                      |     | 70           | 140 |     |  |  |  |
| Minimum Clock Pulse Width, t <sub>W</sub>        | 10                     |     | 30           | 60  |     |  |  |  |
|                                                  | 15                     |     | 20           | 40  |     |  |  |  |
|                                                  | 5                      |     | 90           | 180 | ns  |  |  |  |
| Minimum Set or Reset Pulse Width, t <sub>W</sub> | 10                     |     | 40           | 80  |     |  |  |  |
|                                                  | 15                     |     | 25           | 50  |     |  |  |  |
|                                                  | 5                      |     | 100          | 200 |     |  |  |  |
| Minimum Data Setup Time, t <sub>S</sub>          | 10                     |     | 35           | 75  | ns  |  |  |  |
|                                                  | 15                     |     | 25           | 50  |     |  |  |  |
|                                                  | 5                      |     |              | 45  |     |  |  |  |
| Clock Input Rise or Fall Time $t_{rCL}, t_{fCL}$ | 10                     |     |              | 5   | μs  |  |  |  |
| YUL' YUL                                         | 15                     |     |              | 2   | 1   |  |  |  |
| Input Capacitance, C <sub>I</sub>                |                        |     | 5            | 7.5 | pF  |  |  |  |

(1) Input  $t_r$ ,  $t_f = 5 \text{ ns}$ 



#### 6.5 Typical Characteristics





#### **7 Parameter Measurement Information**











Figure 7-3. Quiescent Device Current Test Circuit



### 8 Detailed Description

#### 8.1 Functional Block Diagram



#### 8.2 Device Functional Modes<sup>(1)</sup>

|   | I   | PRESENT STATE | E |        | CL <sup>(2)</sup> | NEXT STATE |           |  |
|---|-----|---------------|---|--------|-------------------|------------|-----------|--|
|   | INP | UTS           |   | OUTPUT |                   | OUT        | PUTS      |  |
| J | К   | S             | R | 0      |                   | 0          | ō         |  |
| I | Х   | 0             | 0 | 0      |                   | I          | 0         |  |
| Х | 0   | 0             | 0 | I      |                   | I          | 0         |  |
| 0 | Х   | 0             | 0 | 0      |                   | 0          | I         |  |
| Х | I   | 0             | 0 | I      |                   | 0          | I         |  |
| Х | Х   | 0             | 0 | Х      |                   | No change  | No change |  |
| Х | Х   | I             | 0 | Х      | Х                 | I          | 0         |  |
| X | Х   | 0             | I | Х      | Х                 | 0          | I         |  |
| X | х   | I             | I | Х      | X                 | I          | I         |  |

(1) Logic I = High Level, Logic O = Low Level, X = Do not care

(2) Level change



### 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| CD4027BE         | ACTIVE        | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | -55 to 125   | CD4027BE                | Samples |
| CD4027BEE4       | ACTIVE        | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                               | N / A for Pkg Type   | -55 to 125   | CD4027BE                | Samples |
| CD4027BF         | ACTIVE        | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | CD4027BF                | Samples |
| CD4027BF3A       | ACTIVE        | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | CD4027BF3A              | Samples |
| CD4027BM         | ACTIVE        | SOIC         | D                  | 16   | 40             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CD4027BM                | Samples |
| CD4027BM96       | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CD4027BM                | Samples |
| CD4027BM96E4     | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CD4027BM                | Samples |
| CD4027BME4       | ACTIVE        | SOIC         | D                  | 16   | 40             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CD4027BM                | Samples |
| CD4027BMT        | ACTIVE        | SOIC         | D                  | 16   | 250            | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CD4027BM                | Samples |
| CD4027BNSR       | ACTIVE        | SO           | NS                 | 16   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CD4027B                 | Samples |
| CD4027BNSRG4     | ACTIVE        | SO           | NS                 | 16   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CD4027B                 | Samples |
| CD4027BPW        | ACTIVE        | TSSOP        | PW                 | 16   | 90             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CM027B                  | Samples |
| CD4027BPWR       | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CM027B                  | Samples |
| CD4027BPWRG4     | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -55 to 125   | CM027B                  | Samples |
| JM38510/05152BEA | ACTIVE        | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | JM38510/<br>05152BEA    | Samples |
| M38510/05152BEA  | ACTIVE        | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                                 | N / A for Pkg Type   | -55 to 125   | JM38510/<br>05152BEA    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



#### www.ti.com

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4027B, CD4027B-MIL :

• Catalog : CD4027B

Military : CD4027B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

Texas Instruments

\*All dimensions are nominal

www.ti.com

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4027BM96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4027BNSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4027BPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

16-Feb-2022



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4027BM96 | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| CD4027BNSR | SO           | NS              | 16   | 2000 | 853.0       | 449.0      | 35.0        |
| CD4027BPWR | TSSOP        | PW              | 16   | 2000 | 853.0       | 449.0      | 35.0        |



www.ti.com

#### TUBE



| *All dimensions are nomina |
|----------------------------|
|----------------------------|

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4027BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4027BE   | Ν            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4027BEE4 | Ν            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4027BEE4 | Ν            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4027BM   | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| CD4027BME4 | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| CD4027BPW  | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

# **NS0016A**



## **PACKAGE OUTLINE**

SOP - 2.00 mm max height

SOP



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- Per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



# NS0016A

# **EXAMPLE BOARD LAYOUT**

### SOP - 2.00 mm max height

SOP



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# NS0016A

# **EXAMPLE STENCIL DESIGN**

### SOP - 2.00 mm max height

SOP



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **PW0016A**



# **PACKAGE OUTLINE**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated